forked from NRZCode/ia32-64
291 lines
12 KiB
HTML
291 lines
12 KiB
HTML
<!DOCTYPE html>
|
||
<html xmlns="http://www.w3.org/1999/xhtml" xmlns:svg="http://www.w3.org/2000/svg" xmlns:x86="http://www.felixcloutier.com/x86"><head><meta http-equiv="Content-Type" content="text/html; charset=UTF-8"><link rel="stylesheet" type="text/css" href="style.css"></link><title>VPMOVDW/VPMOVSDW/VPMOVUSDW
|
||
— Down Convert DWord to Word</title></head><body><header><nav><ul><li><a href='index.html'>Index</a></li><li>December 2023</li></ul></nav></header><h1>VPMOVDW/VPMOVSDW/VPMOVUSDW
|
||
— Down Convert DWord to Word</h1>
|
||
|
||
|
||
|
||
<table>
|
||
<tr>
|
||
<th>Opcode/Instruction</th>
|
||
<th>Op / En</th>
|
||
<th>64/32 bit Mode Support</th>
|
||
<th>CPUID Feature Flag</th>
|
||
<th>Description</th></tr>
|
||
<tr>
|
||
<td>EVEX.128.F3.0F38.W0 33 /r VPMOVDW xmm1/m64 {k1}{z}, xmm2</td>
|
||
<td>A</td>
|
||
<td>V/V</td>
|
||
<td>AVX512VL AVX512F</td>
|
||
<td>Converts 4 packed double-word integers from xmm2 into 4 packed word integers in xmm1/m64 with truncation under writemask k1.</td></tr>
|
||
<tr>
|
||
<td>EVEX.128.F3.0F38.W0 23 /r VPMOVSDW xmm1/m64 {k1}{z}, xmm2</td>
|
||
<td>A</td>
|
||
<td>V/V</td>
|
||
<td>AVX512VL AVX512F</td>
|
||
<td>Converts 4 packed signed double-word integers from xmm2 into 4 packed signed word integers in ymm1/m64 using signed saturation under writemask k1.</td></tr>
|
||
<tr>
|
||
<td>EVEX.128.F3.0F38.W0 13 /r VPMOVUSDW xmm1/m64 {k1}{z}, xmm2</td>
|
||
<td>A</td>
|
||
<td>V/V</td>
|
||
<td>AVX512VL AVX512F</td>
|
||
<td>Converts 4 packed unsigned double-word integers from xmm2 into 4 packed unsigned word integers in xmm1/m64 using unsigned saturation under writemask k1.</td></tr>
|
||
<tr>
|
||
<td>EVEX.256.F3.0F38.W0 33 /r VPMOVDW xmm1/m128 {k1}{z}, ymm2</td>
|
||
<td>A</td>
|
||
<td>V/V</td>
|
||
<td>AVX512VL AVX512F</td>
|
||
<td>Converts 8 packed double-word integers from ymm2 into 8 packed word integers in xmm1/m128 with truncation under writemask k1.</td></tr>
|
||
<tr>
|
||
<td>EVEX.256.F3.0F38.W0 23 /r VPMOVSDW xmm1/m128 {k1}{z}, ymm2</td>
|
||
<td>A</td>
|
||
<td>V/V</td>
|
||
<td>AVX512VL AVX512F</td>
|
||
<td>Converts 8 packed signed double-word integers from ymm2 into 8 packed signed word integers in xmm1/m128 using signed saturation under writemask k1.</td></tr>
|
||
<tr>
|
||
<td>EVEX.256.F3.0F38.W0 13 /r VPMOVUSDW xmm1/m128 {k1}{z}, ymm2</td>
|
||
<td>A</td>
|
||
<td>V/V</td>
|
||
<td>AVX512VL AVX512F</td>
|
||
<td>Converts 8 packed unsigned double-word integers from ymm2 into 8 packed unsigned word integers in xmm1/m128 using unsigned saturation under writemask k1.</td></tr>
|
||
<tr>
|
||
<td>EVEX.512.F3.0F38.W0 33 /r VPMOVDW ymm1/m256 {k1}{z}, zmm2</td>
|
||
<td>A</td>
|
||
<td>V/V</td>
|
||
<td>AVX512F</td>
|
||
<td>Converts 16 packed double-word integers from zmm2 into 16 packed word integers in ymm1/m256 with truncation under writemask k1.</td></tr>
|
||
<tr>
|
||
<td>EVEX.512.F3.0F38.W0 23 /r VPMOVSDW ymm1/m256 {k1}{z}, zmm2</td>
|
||
<td>A</td>
|
||
<td>V/V</td>
|
||
<td>AVX512F</td>
|
||
<td>Converts 16 packed signed double-word integers from zmm2 into 16 packed signed word integers in ymm1/m256 using signed saturation under writemask k1.</td></tr>
|
||
<tr>
|
||
<td>EVEX.512.F3.0F38.W0 13 /r VPMOVUSDW ymm1/m256 {k1}{z}, zmm2</td>
|
||
<td>A</td>
|
||
<td>V/V</td>
|
||
<td>AVX512F</td>
|
||
<td>Converts 16 packed unsigned double-word integers from zmm2 into 16 packed unsigned word integers in ymm1/m256 using unsigned saturation under writemask k1.</td></tr></table>
|
||
<h2 id="instruction-operand-encoding">Instruction Operand Encoding<a class="anchor" href="#instruction-operand-encoding">
|
||
¶
|
||
</a></h2>
|
||
<table>
|
||
<tr>
|
||
<th>Op/En</th>
|
||
<th>Tuple Type</th>
|
||
<th>Operand 1</th>
|
||
<th>Operand 2</th>
|
||
<th>Operand 3</th>
|
||
<th>Operand 4</th></tr>
|
||
<tr>
|
||
<td>A</td>
|
||
<td>Half Mem</td>
|
||
<td>ModRM:r/m (w)</td>
|
||
<td>ModRM:reg (r)</td>
|
||
<td>N/A</td>
|
||
<td>N/A</td></tr></table>
|
||
<h3 id="description">Description<a class="anchor" href="#description">
|
||
¶
|
||
</a></h3>
|
||
<p>VPMOVDW down converts 32-bit integer elements in the source operand (the second operand) into packed words using truncation. VPMOVSDW converts signed 32-bit integers into packed signed words using signed saturation. VPMOVUSDW convert unsigned double-word values into unsigned word values using unsigned saturation.</p>
|
||
<p>The source operand is a ZMM/YMM/XMM register. The destination operand is a YMM/XMM/XMM register or a 256/128/64-bit memory location.</p>
|
||
<p>Down-converted word elements are written to the destination operand (the first operand) from the least-significant word. Word elements of the destination operand are updated according to the writemask. Bits (MAXVL-1:256/128/64) of the register destination are zeroed.</p>
|
||
<p>EVEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.</p>
|
||
<h3 id="operation">Operation<a class="anchor" href="#operation">
|
||
¶
|
||
</a></h3>
|
||
<h4 id="vpmovdw-instruction--evex-encoded-versions--when-dest-is-a-register">VPMOVDW instruction (EVEX encoded versions) when dest is a register<a class="anchor" href="#vpmovdw-instruction--evex-encoded-versions--when-dest-is-a-register">
|
||
¶
|
||
</a></h4>
|
||
<pre>(KL, VL) = (4, 128), (8, 256), (16, 512)
|
||
FOR j := 0 TO KL-1
|
||
i := j * 16
|
||
m := j * 32
|
||
IF k1[j] OR *no writemask*
|
||
THEN DEST[i+15:i] := TruncateDoubleWordToWord (SRC[m+31:m])
|
||
ELSE
|
||
IF *merging-masking* ; merging-masking
|
||
THEN *DEST[i+15:i] remains unchanged*
|
||
ELSE *zeroing-masking*
|
||
; zeroing-masking
|
||
DEST[i+15:i] := 0
|
||
FI
|
||
FI;
|
||
ENDFOR
|
||
DEST[MAXVL-1:VL/2] := 0;
|
||
</pre>
|
||
<h4 id="vpmovdw-instruction--evex-encoded-versions--when-dest-is-memory">VPMOVDW instruction (EVEX encoded versions) when dest is memory<a class="anchor" href="#vpmovdw-instruction--evex-encoded-versions--when-dest-is-memory">
|
||
¶
|
||
</a></h4>
|
||
<pre>(KL, VL) = (4, 128), (8, 256), (16, 512)
|
||
FOR j := 0 TO KL-1
|
||
i := j * 16
|
||
m := j * 32
|
||
IF k1[j] OR *no writemask*
|
||
THEN DEST[i+15:i] := TruncateDoubleWordToWord (SRC[m+31:m])
|
||
ELSE
|
||
*DEST[i+15:i] remains unchanged* ; merging-masking
|
||
FI;
|
||
ENDFOR
|
||
</pre>
|
||
<h4 id="vpmovsdw-instruction--evex-encoded-versions--when-dest-is-a-register">VPMOVSDW instruction (EVEX encoded versions) when dest is a register<a class="anchor" href="#vpmovsdw-instruction--evex-encoded-versions--when-dest-is-a-register">
|
||
¶
|
||
</a></h4>
|
||
<pre>(KL, VL) = (4, 128), (8, 256), (16, 512)
|
||
FOR j := 0 TO KL-1
|
||
i := j * 16
|
||
m := j * 32
|
||
IF k1[j] OR *no writemask*
|
||
THEN DEST[i+15:i] := SaturateSignedDoubleWordToWord (SRC[m+31:m])
|
||
ELSE
|
||
IF *merging-masking* ; merging-masking
|
||
THEN *DEST[i+15:i] remains unchanged*
|
||
ELSE *zeroing-masking*
|
||
; zeroing-masking
|
||
DEST[i+15:i] := 0
|
||
FI
|
||
FI;
|
||
ENDFOR
|
||
DEST[MAXVL-1:VL/2] := 0;
|
||
</pre>
|
||
<h4 id="vpmovsdw-instruction--evex-encoded-versions--when-dest-is-memory">VPMOVSDW instruction (EVEX encoded versions) when dest is memory<a class="anchor" href="#vpmovsdw-instruction--evex-encoded-versions--when-dest-is-memory">
|
||
¶
|
||
</a></h4>
|
||
<pre>(KL, VL) = (4, 128), (8, 256), (16, 512)
|
||
FOR j := 0 TO KL-1
|
||
i := j * 16
|
||
m := j * 32
|
||
IF k1[j] OR *no writemask*
|
||
THEN DEST[i+15:i] := SaturateSignedDoubleWordToWord (SRC[m+31:m])
|
||
ELSE
|
||
*DEST[i+15:i] remains unchanged* ; merging-masking
|
||
FI;
|
||
ENDFOR
|
||
</pre>
|
||
<h4 id="vpmovusdw-instruction--evex-encoded-versions--when-dest-is-a-register">VPMOVUSDW instruction (EVEX encoded versions) when dest is a register<a class="anchor" href="#vpmovusdw-instruction--evex-encoded-versions--when-dest-is-a-register">
|
||
¶
|
||
</a></h4>
|
||
<pre>(KL, VL) = (4, 128), (8, 256), (16, 512)
|
||
FOR j := 0 TO KL-1
|
||
i := j * 16
|
||
m := j * 32
|
||
IF k1[j] OR *no writemask*
|
||
THEN DEST[i+15:i] := SaturateUnsignedDoubleWordToWord (SRC[m+31:m])
|
||
ELSE
|
||
IF *merging-masking* ; merging-masking
|
||
THEN *DEST[i+15:i] remains unchanged*
|
||
ELSE *zeroing-masking*
|
||
; zeroing-masking
|
||
DEST[i+15:i] := 0
|
||
FI
|
||
FI;
|
||
ENDFOR
|
||
DEST[MAXVL-1:VL/2] := 0;
|
||
</pre>
|
||
<h4 id="vpmovusdw-instruction--evex-encoded-versions--when-dest-is-memory">VPMOVUSDW instruction (EVEX encoded versions) when dest is memory<a class="anchor" href="#vpmovusdw-instruction--evex-encoded-versions--when-dest-is-memory">
|
||
¶
|
||
</a></h4>
|
||
<pre>(KL, VL) = (4, 128), (8, 256), (16, 512)
|
||
FOR j := 0 TO KL-1
|
||
i := j * 16
|
||
m := j * 32
|
||
IF k1[j] OR *no writemask*
|
||
THEN DEST[i+15:i] := SaturateUnsignedDoubleWordToWord (SRC[m+31:m])
|
||
ELSE
|
||
*DEST[i+15:i] remains unchanged*
|
||
; merging-masking
|
||
FI;
|
||
ENDFOR
|
||
</pre>
|
||
<h3 id="intel-c-c++-compiler-intrinsic-equivalents">Intel C/C++ Compiler Intrinsic Equivalents<a class="anchor" href="#intel-c-c++-compiler-intrinsic-equivalents">
|
||
¶
|
||
</a></h3>
|
||
<pre>VPMOVDW __m256i _mm512_cvtepi32_epi16( __m512i a);
|
||
</pre>
|
||
<pre>VPMOVDW __m256i _mm512_mask_cvtepi32_epi16(__m256i s, __mmask16 k, __m512i a);
|
||
</pre>
|
||
<pre>VPMOVDW __m256i _mm512_maskz_cvtepi32_epi16( __mmask16 k, __m512i a);
|
||
</pre>
|
||
<pre>VPMOVDW void _mm512_mask_cvtepi32_storeu_epi16(void * d, __mmask16 k, __m512i a);
|
||
</pre>
|
||
<pre>VPMOVSDW __m256i _mm512_cvtsepi32_epi16( __m512i a);
|
||
</pre>
|
||
<pre>VPMOVSDW __m256i _mm512_mask_cvtsepi32_epi16(__m256i s, __mmask16 k, __m512i a);
|
||
</pre>
|
||
<pre>VPMOVSDW __m256i _mm512_maskz_cvtsepi32_epi16( __mmask16 k, __m512i a);
|
||
</pre>
|
||
<pre>VPMOVSDW void _mm512_mask_cvtsepi32_storeu_epi16(void * d, __mmask16 k, __m512i a);
|
||
</pre>
|
||
<pre>VPMOVUSDW __m256i _mm512_cvtusepi32_epi16 __m512i a);
|
||
</pre>
|
||
<pre>VPMOVUSDW __m256i _mm512_mask_cvtusepi32_epi16(__m256i s, __mmask16 k, __m512i a);
|
||
</pre>
|
||
<pre>VPMOVUSDW __m256i _mm512_maskz_cvtusepi32_epi16( __mmask16 k, __m512i a);
|
||
</pre>
|
||
<pre>VPMOVUSDW void _mm512_mask_cvtusepi32_storeu_epi16(void * d, __mmask16 k, __m512i a);
|
||
</pre>
|
||
<pre>VPMOVUSDW __m128i _mm256_cvtusepi32_epi16(__m256i a);
|
||
</pre>
|
||
<pre>VPMOVUSDW __m128i _mm256_mask_cvtusepi32_epi16(__m128i a, __mmask8 k, __m256i b);
|
||
</pre>
|
||
<pre>VPMOVUSDW __m128i _mm256_maskz_cvtusepi32_epi16( __mmask8 k, __m256i b);
|
||
</pre>
|
||
<pre>VPMOVUSDW void _mm256_mask_cvtusepi32_storeu_epi16(void * , __mmask8 k, __m256i b);
|
||
</pre>
|
||
<pre>VPMOVUSDW __m128i _mm_cvtusepi32_epi16(__m128i a);
|
||
</pre>
|
||
<pre>VPMOVUSDW __m128i _mm_mask_cvtusepi32_epi16(__m128i a, __mmask8 k, __m128i b);
|
||
</pre>
|
||
<pre>VPMOVUSDW __m128i _mm_maskz_cvtusepi32_epi16( __mmask8 k, __m128i b);
|
||
</pre>
|
||
<pre>VPMOVUSDW void _mm_mask_cvtusepi32_storeu_epi16(void * , __mmask8 k, __m128i b);
|
||
</pre>
|
||
<pre>VPMOVSDW __m128i _mm256_cvtsepi32_epi16(__m256i a);
|
||
</pre>
|
||
<pre>VPMOVSDW __m128i _mm256_mask_cvtsepi32_epi16(__m128i a, __mmask8 k, __m256i b);
|
||
</pre>
|
||
<pre>VPMOVSDW __m128i _mm256_maskz_cvtsepi32_epi16( __mmask8 k, __m256i b);
|
||
</pre>
|
||
<pre>VPMOVSDW void _mm256_mask_cvtsepi32_storeu_epi16(void * , __mmask8 k, __m256i b);
|
||
</pre>
|
||
<pre>VPMOVSDW __m128i _mm_cvtsepi32_epi16(__m128i a);
|
||
</pre>
|
||
<pre>VPMOVSDW __m128i _mm_mask_cvtsepi32_epi16(__m128i a, __mmask8 k, __m128i b);
|
||
</pre>
|
||
<pre>VPMOVSDW __m128i _mm_maskz_cvtsepi32_epi16( __mmask8 k, __m128i b);
|
||
</pre>
|
||
<pre>VPMOVSDW void _mm_mask_cvtsepi32_storeu_epi16(void * , __mmask8 k, __m128i b);
|
||
</pre>
|
||
<pre>VPMOVDW __m128i _mm256_cvtepi32_epi16(__m256i a);
|
||
</pre>
|
||
<pre>VPMOVDW __m128i _mm256_mask_cvtepi32_epi16(__m128i a, __mmask8 k, __m256i b);
|
||
</pre>
|
||
<pre>VPMOVDW __m128i _mm256_maskz_cvtepi32_epi16( __mmask8 k, __m256i b);
|
||
</pre>
|
||
<pre>VPMOVDW void _mm256_mask_cvtepi32_storeu_epi16(void * , __mmask8 k, __m256i b);
|
||
</pre>
|
||
<pre>VPMOVDW __m128i _mm_cvtepi32_epi16(__m128i a);
|
||
</pre>
|
||
<pre>VPMOVDW __m128i _mm_mask_cvtepi32_epi16(__m128i a, __mmask8 k, __m128i b);
|
||
</pre>
|
||
<pre>VPMOVDW __m128i _mm_maskz_cvtepi32_epi16( __mmask8 k, __m128i b);
|
||
</pre>
|
||
<pre>VPMOVDW void _mm_mask_cvtepi32_storeu_epi16(void * , __mmask8 k, __m128i b);
|
||
</pre>
|
||
<h3 class="exceptions" id="simd-floating-point-exceptions">SIMD Floating-Point Exceptions<a class="anchor" href="#simd-floating-point-exceptions">
|
||
¶
|
||
</a></h3>
|
||
<p>None.</p>
|
||
<h3 class="exceptions" id="other-exceptions">Other Exceptions<a class="anchor" href="#other-exceptions">
|
||
¶
|
||
</a></h3>
|
||
<p>EVEX-encoded instruction, see <span class="not-imported">Table 2-53</span>, “Type E6 Class Exception Conditions.”</p>
|
||
<p>Additionally:</p>
|
||
<table>
|
||
<tr>
|
||
<td>#UD</td>
|
||
<td>If EVEX.vvvv != 1111B.</td></tr></table><footer><p>
|
||
This UNOFFICIAL, mechanically-separated, non-verified reference is provided for convenience, but it may be
|
||
inc<span style="opacity: 0.2">omp</span>lete or b<sub>r</sub>oke<sub>n</sub> in various obvious or non-obvious
|
||
ways. Refer to <a href="https://software.intel.com/en-us/download/intel-64-and-ia-32-architectures-sdm-combined-volumes-1-2a-2b-2c-2d-3a-3b-3c-3d-and-4">Intel® 64 and IA-32 Architectures Software Developer’s Manual</a> for anything serious.
|
||
</p></footer></body></html>
|