forked from NRZCode/ia32-64
153 lines
7 KiB
HTML
153 lines
7 KiB
HTML
|
<!DOCTYPE html>
|
|||
|
<html xmlns="http://www.w3.org/1999/xhtml" xmlns:svg="http://www.w3.org/2000/svg" xmlns:x86="http://www.felixcloutier.com/x86"><head><meta http-equiv="Content-Type" content="text/html; charset=UTF-8"><link rel="stylesheet" type="text/css" href="style.css"></link><title>VCVTPD2UDQ
|
|||
|
— Convert Packed Double Precision Floating-Point Values to Packed UnsignedDoubleword Integers</title></head><body><header><nav><ul><li><a href='index.html'>Index</a></li><li>December 2023</li></ul></nav></header><h1>VCVTPD2UDQ
|
|||
|
— Convert Packed Double Precision Floating-Point Values to Packed UnsignedDoubleword Integers</h1>
|
|||
|
|
|||
|
<table>
|
|||
|
<tr>
|
|||
|
<th>Opcode Instruction</th>
|
|||
|
<th>Op/En</th>
|
|||
|
<th>64/32 Bit Mode Support</th>
|
|||
|
<th>CPUID Feature Flag</th>
|
|||
|
<th>Description</th></tr>
|
|||
|
<tr>
|
|||
|
<td>EVEX.128.0F.W1 79 /r VCVTPD2UDQ xmm1 {k1}{z}, xmm2/m128/m64bcst</td>
|
|||
|
<td>A</td>
|
|||
|
<td>V/V</td>
|
|||
|
<td>AVX512VL AVX512F</td>
|
|||
|
<td>Convert two packed double precision floating-point values in xmm2/m128/m64bcst to two unsigned doubleword integers in xmm1 subject to writemask k1.</td></tr>
|
|||
|
<tr>
|
|||
|
<td>EVEX.256.0F.W1 79 /r VCVTPD2UDQ xmm1 {k1}{z}, ymm2/m256/m64bcst</td>
|
|||
|
<td>A</td>
|
|||
|
<td>V/V</td>
|
|||
|
<td>AVX512VL AVX512F</td>
|
|||
|
<td>Convert four packed double precision floating-point values in ymm2/m256/m64bcst to four unsigned doubleword integers in xmm1 subject to writemask k1.</td></tr>
|
|||
|
<tr>
|
|||
|
<td>EVEX.512.0F.W1 79 /r VCVTPD2UDQ ymm1 {k1}{z}, zmm2/m512/m64bcst{er}</td>
|
|||
|
<td>A</td>
|
|||
|
<td>V/V</td>
|
|||
|
<td>AVX512F</td>
|
|||
|
<td>Convert eight packed double precision floating-point values in zmm2/m512/m64bcst to eight unsigned doubleword integers in ymm1 subject to writemask k1.</td></tr></table>
|
|||
|
<h2 id="instruction-operand-encoding">Instruction Operand Encoding<a class="anchor" href="#instruction-operand-encoding">
|
|||
|
¶
|
|||
|
</a></h2>
|
|||
|
<table>
|
|||
|
<tr>
|
|||
|
<th>Op/En</th>
|
|||
|
<th>Tuple Type</th>
|
|||
|
<th>Operand 1</th>
|
|||
|
<th>Operand 2</th>
|
|||
|
<th>Operand 3</th>
|
|||
|
<th>Operand 4</th></tr>
|
|||
|
<tr>
|
|||
|
<td>A</td>
|
|||
|
<td>Full</td>
|
|||
|
<td>ModRM:reg (w)</td>
|
|||
|
<td>ModRM:r/m (r)</td>
|
|||
|
<td>N/A</td>
|
|||
|
<td>N/A</td></tr></table>
|
|||
|
<h3 id="description">Description<a class="anchor" href="#description">
|
|||
|
¶
|
|||
|
</a></h3>
|
|||
|
<p>Converts packed double precision floating-point values in the source operand (the second operand) to packed unsigned doubleword integers in the destination operand (the first operand).</p>
|
|||
|
<p>When a conversion is inexact, the value returned is rounded according to the rounding control bits in the MXCSR register or the embedded rounding control bits. If a converted result cannot be represented in the destination format, the floating-point invalid exception is raised, and if this exception is masked, the integer value 2<sup>w</sup> – 1 is returned, where w represents the number of bits in the destination format.</p>
|
|||
|
<p>The source operand is a ZMM/YMM/XMM register, a 512/256/128-bit memory location, or a 512/256/128-bit vector broadcasted from a 64-bit memory location. The destination operand is a ZMM/YMM/XMM register conditionally updated with writemask k1. The upper bits (MAXVL-1:256) of the corresponding destination are zeroed.</p>
|
|||
|
<p>EVEX.vvvv is reserved and must be 1111b otherwise instructions will #UD.</p>
|
|||
|
<h3 id="operation">Operation<a class="anchor" href="#operation">
|
|||
|
¶
|
|||
|
</a></h3>
|
|||
|
<h4 id="vcvtpd2udq--evex-encoded-versions--when-src2-operand-is-a-register">VCVTPD2UDQ (EVEX Encoded Versions) When SRC2 Operand is a Register<a class="anchor" href="#vcvtpd2udq--evex-encoded-versions--when-src2-operand-is-a-register">
|
|||
|
¶
|
|||
|
</a></h4>
|
|||
|
<pre>(KL, VL) = (2, 128), (4, 256), (8, 512)
|
|||
|
IF (VL = 512) AND (EVEX.b = 1)
|
|||
|
THEN
|
|||
|
SET_ROUNDING_MODE_FOR_THIS_INSTRUCTION(EVEX.RC);
|
|||
|
ELSE
|
|||
|
SET_ROUNDING_MODE_FOR_THIS_INSTRUCTION(MXCSR.RC);
|
|||
|
FI;
|
|||
|
FOR j := 0 TO KL-1
|
|||
|
i := j * 32
|
|||
|
k := j * 64
|
|||
|
IF k1[j] OR *no writemask*
|
|||
|
THEN
|
|||
|
DEST[i+31:i] :=
|
|||
|
Convert_Double_Precision_Floating_Point_To_UInteger(SRC[k+63:k])
|
|||
|
ELSE
|
|||
|
IF *merging-masking* ; merging-masking
|
|||
|
THEN *DEST[i+31:i] remains unchanged*
|
|||
|
ELSE ; zeroing-masking
|
|||
|
DEST[i+31:i] := 0
|
|||
|
FI
|
|||
|
FI;
|
|||
|
ENDFOR
|
|||
|
DEST[MAXVL-1:VL/2] := 0
|
|||
|
</pre>
|
|||
|
<h4 id="vcvtpd2udq--evex-encoded-versions--when-src-operand-is-a-memory-source">VCVTPD2UDQ (EVEX Encoded Versions) When SRC Operand is a Memory Source<a class="anchor" href="#vcvtpd2udq--evex-encoded-versions--when-src-operand-is-a-memory-source">
|
|||
|
¶
|
|||
|
</a></h4>
|
|||
|
<pre>(KL, VL) = (2, 128), (4, 256), (8, 512)
|
|||
|
FOR j := 0 TO KL-1
|
|||
|
i := j * 32
|
|||
|
k := j * 64
|
|||
|
IF k1[j] OR *no writemask*
|
|||
|
THEN
|
|||
|
IF (EVEX.b = 1)
|
|||
|
THEN
|
|||
|
DEST[i+31:i] :=
|
|||
|
Convert_Double_Precision_Floating_Point_To_UInteger(SRC[63:0])
|
|||
|
ELSE
|
|||
|
DEST[i+31:i] :=
|
|||
|
Convert_Double_Precision_Floating_Point_To_UInteger(SRC[k+63:k])
|
|||
|
FI;
|
|||
|
ELSE
|
|||
|
IF *merging-masking* ; merging-masking
|
|||
|
THEN *DEST[i+31:i] remains unchanged*
|
|||
|
ELSE ; zeroing-masking
|
|||
|
DEST[i+31:i] := 0
|
|||
|
FI
|
|||
|
FI;
|
|||
|
ENDFOR
|
|||
|
DEST[MAXVL-1:VL/2] := 0
|
|||
|
</pre>
|
|||
|
<h3 id="intel-c-c++-compiler-intrinsic-equivalent">Intel C/C++ Compiler Intrinsic Equivalent<a class="anchor" href="#intel-c-c++-compiler-intrinsic-equivalent">
|
|||
|
¶
|
|||
|
</a></h3>
|
|||
|
<pre>VCVTPD2UDQ __m256i _mm512_cvtpd_epu32( __m512d a);
|
|||
|
</pre>
|
|||
|
<pre>VCVTPD2UDQ __m256i _mm512_mask_cvtpd_epu32( __m256i s, __mmask8 k, __m512d a);
|
|||
|
</pre>
|
|||
|
<pre>VCVTPD2UDQ __m256i _mm512_maskz_cvtpd_epu32( __mmask8 k, __m512d a);
|
|||
|
</pre>
|
|||
|
<pre>VCVTPD2UDQ __m256i _mm512_cvt_roundpd_epu32( __m512d a, int r);
|
|||
|
</pre>
|
|||
|
<pre>VCVTPD2UDQ __m256i _mm512_mask_cvt_roundpd_epu32( __m256i s, __mmask8 k, __m512d a, int r);
|
|||
|
</pre>
|
|||
|
<pre>VCVTPD2UDQ __m256i _mm512_maskz_cvt_roundpd_epu32( __mmask8 k, __m512d a, int r);
|
|||
|
</pre>
|
|||
|
<pre>VCVTPD2UDQ __m128i _mm256_mask_cvtpd_epu32( __m128i s, __mmask8 k, __m256d a);
|
|||
|
</pre>
|
|||
|
<pre>VCVTPD2UDQ __m128i _mm256_maskz_cvtpd_epu32( __mmask8 k, __m256d a);
|
|||
|
</pre>
|
|||
|
<pre>VCVTPD2UDQ __m128i _mm_mask_cvtpd_epu32( __m128i s, __mmask8 k, __m128d a);
|
|||
|
</pre>
|
|||
|
<pre>VCVTPD2UDQ __m128i _mm_maskz_cvtpd_epu32( __mmask8 k, __m128d a);
|
|||
|
</pre>
|
|||
|
<h3 class="exceptions" id="simd-floating-point-exceptions">SIMD Floating-Point Exceptions<a class="anchor" href="#simd-floating-point-exceptions">
|
|||
|
¶
|
|||
|
</a></h3>
|
|||
|
<p>Invalid, Precision.</p>
|
|||
|
<h3 class="exceptions" id="other-exceptions">Other Exceptions<a class="anchor" href="#other-exceptions">
|
|||
|
¶
|
|||
|
</a></h3>
|
|||
|
<p>EVEX-encoded instructions, see <span class="not-imported">Table 2-46</span>, “Type E2 Class Exception Conditions.”</p>
|
|||
|
<p>Additionally:</p>
|
|||
|
<table>
|
|||
|
<tr>
|
|||
|
<td>#UD</td>
|
|||
|
<td>If EVEX.vvvv != 1111B.</td></tr></table><footer><p>
|
|||
|
This UNOFFICIAL, mechanically-separated, non-verified reference is provided for convenience, but it may be
|
|||
|
inc<span style="opacity: 0.2">omp</span>lete or b<sub>r</sub>oke<sub>n</sub> in various obvious or non-obvious
|
|||
|
ways. Refer to <a href="https://software.intel.com/en-us/download/intel-64-and-ia-32-architectures-sdm-combined-volumes-1-2a-2b-2c-2d-3a-3b-3c-3d-and-4">Intel® 64 and IA-32 Architectures Software Developer’s Manual</a> for anything serious.
|
|||
|
</p></footer></body></html>
|